Basit öğe kaydını göster

dc.contributor.authorÖZÇELEP, Yasin
dc.contributor.authorSezgin-Ugranli, Hatice Gul
dc.date.accessioned2021-03-07T01:15:50Z
dc.date.available2021-03-07T01:15:50Z
dc.date.issued2021
dc.identifier.citationSezgin-Ugranli H. G. , ÖZÇELEP Y., "Determination of Power MOSFET's Gate Oxide Degradation Under Different Electrical Stress Levels Based on Stress-Induced Oxide Capacitance Changes", IEEE TRANSACTIONS ON ELECTRON DEVICES, cilt.68, sa.2, ss.688-696, 2021
dc.identifier.issn0018-9383
dc.identifier.otherav_6aa1a009-eca2-4fea-a05e-99100d48ae5d
dc.identifier.othervv_1032021
dc.identifier.urihttp://hdl.handle.net/20.500.12627/167407
dc.identifier.urihttps://doi.org/10.1109/ted.2020.3044269
dc.description.abstractIn this article, we aim to investigate the gate oxide degradation of power MOSFETs through oxide capacitance. We focus on modeling the oxide capacitance variation as a function of several stress levels and time intervals. The experimental procedure is carried out by means of commercial n-channel vertical double-diffused metal-oxide semiconductor field-effect transistors (VDMOSFETs) that have maximum voltage and current ratings as 200 V and 5.2A, respectively. We calculate the oxide capacitance using measurable reverse capacitance that is equal to gate-drain capacitance. The turn-around point is determined at each stress level. We observe that the oxide capacitance shows a nonlinear variation due to the stress time and level. The variation is divided into two regions for the model. The modeling procedure starts with the mathematical fitting. The equations are obtained by using curve fitting methods. The circuit model is designed via SPICE Simulation by using these equations. We also consider the turn-around points for the circuit design. The simulation and experimental results have good compatibility. We achieve 92.3% and 90.8% similarity on average for first and second region of the variation, respectively.
dc.language.isoeng
dc.subjectTemel Bilimler
dc.subjectMühendislik ve Teknoloji
dc.subjectSignal Processing
dc.subjectGeneral Engineering
dc.subjectStatistical and Nonlinear Physics
dc.subjectEngineering (miscellaneous)
dc.subjectElectrical and Electronic Engineering
dc.subjectPhysical Sciences
dc.subjectBilgi Sistemleri, Haberleşme ve Kontrol Mühendisliği
dc.subjectSinyal İşleme
dc.subjectTemel Bilimler (SCI)
dc.subjectFizik
dc.subjectFİZİK, UYGULAMALI
dc.subjectMühendislik, Bilişim ve Teknoloji (ENG)
dc.subjectMühendislik
dc.subjectMÜHENDİSLİK, ELEKTRİK VE ELEKTRONİK
dc.titleDetermination of Power MOSFET's Gate Oxide Degradation Under Different Electrical Stress Levels Based on Stress-Induced Oxide Capacitance Changes
dc.typeMakale
dc.relation.journalIEEE TRANSACTIONS ON ELECTRON DEVICES
dc.contributor.departmentBartın Üniversitesi , ,
dc.identifier.volume68
dc.identifier.issue2
dc.identifier.startpage688
dc.identifier.endpage696
dc.contributor.firstauthorID2528070


Bu öğenin dosyaları:

DosyalarBoyutBiçimGöster

Bu öğe ile ilişkili dosya yok.

Bu öğe aşağıdaki koleksiyon(lar)da görünmektedir.

Basit öğe kaydını göster