Basit öğe kaydını göster

dc.contributor.authorKacar, Firat
dc.contributor.authorBedir, Nuray Saglam
dc.date.accessioned2021-03-05T10:30:58Z
dc.date.available2021-03-05T10:30:58Z
dc.date.issued2019
dc.identifier.citationBedir N. S. , Kacar F., "Design and Simulation of 64 Bit FPGA Based Arithmetic Logic Unit", ELECTRICA, cilt.19, ss.158-165, 2019
dc.identifier.otherav_a3807a5a-d52a-4e00-8902-8f7e8902e709
dc.identifier.othervv_1032021
dc.identifier.urihttp://hdl.handle.net/20.500.12627/109448
dc.identifier.urihttps://doi.org/10.26650/electrica.2019.18052
dc.description.abstractArithmetic Logic Unit (ALU) is the essential part of the Central Processing Unit (CPU) core which performs arithmetical operations such as addition, subtraction, division, multiplication etc., logical operations such as and, or, xor etc. and shift rotate operations. The CPU performance is directly related to the performance of ALU. In this study, the 64 bit ALU has been designed by using the Very High Speed Integrated Circuits Hardware Description Language (VHDL) and Altera Field Programmable Gate Array (FPGA) families, synthesized and simulated with the help of Altera Quartus II (Intel, Santa Clara, CA, USA) v13.0sp1 and Modelsim-Altera v10.1d (Intel, Santa Clara, CA, USA) software. Many different studies are given about ALU Design and Implementation with the use of FPGA architecture and VHDL language. The difference of this study from recent studies is that the proposed design allows the processing of the signed numbers. Also, Conditional Sum Adder (COSA) is used in addition operation instead of Carry Ripple Adder (CRA) or Carry Look ahead Adder (CLA) because of its benefit in fast addition and less propagation delay of Carry Chain.
dc.language.isoeng
dc.subjectSinyal İşleme
dc.subjectMÜHENDİSLİK, ELEKTRİK VE ELEKTRONİK
dc.subjectMühendislik
dc.subjectMühendislik, Bilişim ve Teknoloji (ENG)
dc.subjectMühendislik ve Teknoloji
dc.subjectBilgi Sistemleri, Haberleşme ve Kontrol Mühendisliği
dc.titleDesign and Simulation of 64 Bit FPGA Based Arithmetic Logic Unit
dc.typeMakale
dc.relation.journalELECTRICA
dc.contributor.departmentİstanbul Üniversitesi , ,
dc.identifier.volume19
dc.identifier.issue2
dc.identifier.startpage158
dc.identifier.endpage165
dc.contributor.firstauthorID260168


Bu öğenin dosyaları:

DosyalarBoyutBiçimGöster

Bu öğe ile ilişkili dosya yok.

Bu öğe aşağıdaki koleksiyon(lar)da görünmektedir.

Basit öğe kaydını göster